Skip to content
This repository was archived by the owner on Dec 22, 2021. It is now read-only.

Commit 1523bf1

Browse files
committed
i64x2.abs instruction
1 parent 2fd21c0 commit 1523bf1

File tree

4 files changed

+4
-1
lines changed

4 files changed

+4
-1
lines changed

proposals/simd/BinarySIMD.md

+1
Original file line numberDiff line numberDiff line change
@@ -182,6 +182,7 @@ For example, `ImmLaneIdx16` is a byte with values in the range 0-15 (inclusive).
182182
| `i32x4.max_s` | `0xb8`| - |
183183
| `i32x4.max_u` | `0xb9`| - |
184184
| `i32x4.dot_i16x8_s` | `0xba`| - |
185+
| `i64x2.abs` | `0xc0`| - |
185186
| `i64x2.neg` | `0xc1`| - |
186187
| `i64x2.shl` | `0xcb`| - |
187188
| `i64x2.shr_s` | `0xcc`| - |

proposals/simd/ImplementationStatus.md

+1
Original file line numberDiff line numberDiff line change
@@ -150,6 +150,7 @@
150150
| `i32x4.max_s` | `-msimd128` | :heavy_check_mark: | | | :heavy_check_mark: |
151151
| `i32x4.max_u` | `-msimd128` | :heavy_check_mark: | | | :heavy_check_mark: |
152152
| `i32x4.dot_i16x8_s` | | :heavy_check_mark: | | | :heavy_check_mark: |
153+
| `i64x2.abs` | | | | | |
153154
| `i64x2.neg` | `-msimd128` | :heavy_check_mark: | | :heavy_check_mark: | :heavy_check_mark: |
154155
| `i64x2.shl` | `-msimd128` | :heavy_check_mark: | | :heavy_check_mark: | :heavy_check_mark: |
155156
| `i64x2.shr_s` | `-msimd128` | :heavy_check_mark: | | :heavy_check_mark: | :heavy_check_mark: |

proposals/simd/NewOpcodes.md

+1-1
Original file line numberDiff line numberDiff line change
@@ -80,7 +80,7 @@
8080

8181
| i8x16 Op | opcode | i16x8 Op | opcode | i32x4 Op | opcode | i64x2 Op | opcode |
8282
| -------------------- | ------ | ------------------------ | ------ | ------------------------ | ------ | ----------- | ------ |
83-
| i8x16.abs | 0x60 | i16x8.abs | 0x80 | i32x4.abs | 0xa0 | ---- | 0xc0 |
83+
| i8x16.abs | 0x60 | i16x8.abs | 0x80 | i32x4.abs | 0xa0 | i64x2.abs | 0xc0 |
8484
| i8x16.neg | 0x61 | i16x8.neg | 0x81 | i32x4.neg | 0xa1 | i64x2.neg | 0xc1 |
8585
| i8x16.any_true | 0x62 | i16x8.any_true | 0x82 | i32x4.any_true | 0xa2 | ---- | 0xc2 |
8686
| i8x16.all_true | 0x63 | i16x8.all_true | 0x83 | i32x4.all_true | 0xa3 | ---- | 0xc3 |

proposals/simd/SIMD.md

+1
Original file line numberDiff line numberDiff line change
@@ -559,6 +559,7 @@ def S.avgr_u(a, b):
559559
* `i8x16.abs(a: v128) -> v128`
560560
* `i16x8.abs(a: v128) -> v128`
561561
* `i32x4.abs(a: v128) -> v128`
562+
* `i64x2.abs(a: v128) -> v128`
562563

563564
Lane-wise wrapping absolute value.
564565

0 commit comments

Comments
 (0)