Implementation of DRUM: A Dynamic Range Unbiased Multiplier for Approximate Applications in verilog
-
Updated
May 5, 2021 - Python
Implementation of DRUM: A Dynamic Range Unbiased Multiplier for Approximate Applications in verilog
Deep Learning based Finite State Machine implementation of a Smart Lock System
Traffic light controller for three way intersections
A complete setup for Qflow, an open-source digital VLSI design flow. This repo provides pre-configured example projects, automated installation scripts, and step-by-step instructions to synthesize, place, and route Verilog designs into GDSII layouts. Supports both running example designs and using your own Verilog.
Add a description, image, and links to the verilog-project topic page so that developers can more easily learn about it.
To associate your repository with the verilog-project topic, visit your repo's landing page and select "manage topics."